You are here: Synthesis Man Pages > Synthesis Tool Commands > i > insert\_dft

# insert\_dft

NAME SYNTAX ARGUMENTS DESCRIPTION EXAMPLES SEE ALSO

# NAME

#### insert\_dft

Inserts DFT logic in the current design.

# **SYNTAX**

status insert dft

# **ARGUMENTS**

The **insert\_dft** command has no arguments.

# **DESCRIPTION**

This command inserts DFT logic in the current design. The following types of DFT logic are supported:

- Standard scan chains
- Compressed scan chains with scan compression codec logic
- Clock-gating cell test pin connections
- AutoFix logic
- Test points
- On-chip clock (OCC) controller blocks
- Core wrappers
- ANSI/IEEE Std 1149.1/1149.6-compliant boundary-scan logic

By default, <code>insert\_dft</code> performs standard scan chain insertion and routing. To insert compressed scan, boundary scan, or other types of DFT logic, use the applicable DFT configuration commands for that DFT logic type before running <code>insert\_dft</code>.

The **insert\_dft** command is supported with multicorner-multimode (MCMM) technology, which is available with Design Compiler Graphical.

Use the **set\_dft\_location** command to specify an alternate user-defined location for one or more types of DFT logic. For more information, see the man page.

# **Scan Synthesis Description**

Scan cells and DFT logic cells are chosen from the technology library specified in the **target\_library** variable. You must define a target library before issuing the **insert\_dft** command.

The <code>insert\_dft</code> command supports top-down, bottom-up, and middle-out scan insertion methodologies. In the process of adding DFT logic, testable versions of the subdesigns and top-level design are created. For testable subdesigns, new designs are created in the database that are distinct from the original subdesigns. The new subdesigns are named according to the value of the <code>insert\_test\_design\_naming\_style</code> variable. Note that the name of the current design is not changed during the <code>insert\_dft</code> execution.

If existing test ports have been identified with the **set\_dft\_signal**, **insert\_dft** will make connections to these ports.

If test ports have not been identified, new ports are added to the design as needed. The new ports are named according to the following variables:

```
test_mode_port_naming_style
test_mode_port_inverted_naming_style
test_clock_port_naming_style
test_scan_clock_a_port_naming_style
test_scan_clock_b_port_naming_style
test_scan_clock_port_naming_style
test_scan_enable_inverted_port_naming_style
test_scan_enable_port_naming_style
test_scan_in_port_naming_style
test_scan_out_port_naming_style
```

These variables are described in the **insert\_dft\_variables** man page and in the appropriate individual variable man pages.

The DFT insertion process performed by the **insert\_dft** command works as described below.

First, existing logic is marked so scan insertion can detect whether a particular piece of logic has been added.

If test DRC results from a previous **dft\_drc** command are not available, **insert\_dft** invokes test DRC for the specified scan style. DRC generates the clock information that scan insertion retrieves. DRC also marks violating cells that cannot belong to scan chains.

Next, **insert\_dft** architects scan chains into the design. The **insert\_dft** command applies a scanequivalence process to nonscan cells that passed DRC. Scan equivalents are initially selected based on library function identifiers. If no scan equivalent for a sequential cell is found using this behavior, **insert\_dft** uses constraint-based sequential mapping techniques. These techniques consider the logic function implemented by each flip-flop instance to be scan replaced, along with immediately surrounding logic. This consideration generates a set of possible alternatives, from which the best replacement is selected based on **scan\_style**, design rule considerations (for example, **connection\_class** and **max\_fanout**), and design area.

Use the **preview\_dft** command to view the proposed architecture without inserting it. By default, **insert\_dft** constructs as many scan chains as there are clocks and edges. By setting the **-clock\_mixing** option of **set\_scan\_configuration**, the number of scan chains created based on clocks can be controlled. Set the **-clock\_mixing** option to **no\_mix**, **mix\_edges**, or **mix\_clocks**. If you want **insert\_dft** to build more than the minimal scan chain count, set the **-chain\_count** option of **set\_scan\_configuration** command. Multiple scan chains are also constructed to reflect the assignment of scan cells to scan chains by using the **set\_scan\_path** command.

When **insert\_dft** constructs multiple scan chains, scan cells are allocated to scan chains based on the following criteria:

- The **set\_scan\_path** command
- Clock signals in the design
- Subdesign scan chains
- Design hierarchy

· Names of individual scan cells.

Scan cells are ordered on scan chains based on the following criteria:

- The **set\_scan\_path** command position
- Scan
- Clock trigger times
- · Scan clock domains
- Scan cell names

The **insert\_dft** command overrides the **set\_scan\_path** command positions to ensure functional chains if **set\_scan\_path** is not inserting lock-up latches.

Next, the **insert\_dft** command makes any needed clock-gating cell test pin connections. These test pin connections place the clock-gating cells into a bypass mode when the test pin is asserted. For information on the available controls for these test pin connections, see the man pages for the **set\_dft\_clock\_gating\_configuration** and **set\_dft\_clock\_gating\_pin** commands.

insert\_dft ensures that the internal three-state buses, which are on-chip buses not driven by pad cells, are
disabled during scan shift. It also ensures that bidirectional ports are properly configured during scan shift.
You can force the insert\_dft command to disregard these steps by using the -fix\_bus disable or
-fix\_bidirectional disable options of the set\_dft\_configuration command.

The **insert\_dft** command avoids adding unnecessary logic by ignoring buses that already have exactly one active driver during scan shift, and bidirectional ports that are properly configured for scan shift. It takes into account any constant signals that have been applied with the **set\_dft\_signal -view existing\_dft -type Constant** command.

Having identified candidate buses, **insert\_dft** identifies the disabling logic required. The command iterates through all three-state bus drivers and computes the logic values that must be applied to input pins to disable the bus. It does not succeed in the following situations, when:

- A bus driver belongs to a design that has a **dont\_touch** attribute.
- Any of the three-state drivers cannot be disabled.
- Conflicting logic values are required to disable three-state drivers.
- Disabling values conflict with those of previous buses.

The **insert\_dft** command then adds generic disabling logic where necessary. It finds and gates all pins that do not hold the values they require during scan shift.

The command processes all bidirectional ports. It discards the following:

- Ports used to apply scan enable signals to the design
- Degenerated bidirectional ports that are configured as inputs or outputs by constant logic values
- Ports that do not have exactly 1 three-state driver that is not in a dont\_touch design

The **insert\_dft** command establishes the direction to which bidirectional ports must be configured during scan shift. Scan outputs are turned outwards, and other scan signals are turned inwards. By default, all other bidirectional ports are turned inwards. To turn bidirectional ports outwards, use the **set\_autofix\_element** command with the **-type external\_bus** and **-method output** options.

The **insert\_dft** command computes the logic values that must be applied to the driver input pins to configure each port. It fails if required logic values conflict with previous logic values. The command then adds generic configuration logic where necessary. It finds all pins that do not hold the required values during scan shift, and inserts appropriate test mode logic.

Having disabled three-state buses and configured bidirectional ports, insert\_dft builds the scan chains if

the **set\_scan\_configuration** command has not been previously specified with the **-route false** option. For each chain, **insert\_dft** determines the scan-in pin. It first looks for **ScanDataIn** signals specified by using the **set\_dft\_signal** commands. It then looks for design ports with ScanDataIn **signal\_type** attributes. If it finds no such ports, it creates a dedicated scan-in port for the chain.

Having identified the scan-in pin, <code>insert\_dft</code> jumps over the connected pad if it is not in a <code>dont\_touch</code> design. It first tries finding a true or inverting path through the pad that is sensitized by test hold, scan enable, and bidirectional control signals, and does not need any additional disabling. If not successful, it gets the vector required to enable a path through the pad and the resulting hookup pin. It finds all pins that do not hold the necessary values during scan shift and inserts appropriate test mode logic. Note that <code>insert\_dft</code> does not have to add three-state disabling logic to ensure that the pad is in input mode because this was performed during a previous step.

The **insert\_dft** command then jumps through input buffers. Starting at the load pin, it jumps over single-fanout inverters and buffers to find a better hookup pin. The scan sense is toggled as this process jumps over inverters.

Given the best hookup pin, scan insertion builds the rest of the chain. The preferred routing order, specified by using the **set\_scan\_path** command, is used to route between serial signals and scan cells. If no preferred order is specified, it uses a default ordering scheme.

If the **set\_scan\_configuration** command has not been previously executed with the **-add\_lockup false** option, the **insert\_dft** command inserts lock-up latches at clock-domain boundaries. This compensates for clock skew and ensures a glitch-free scan shift. You can specify to **insert\_dft** to add lock-up latches at the end of chain by using the **set\_scan\_configuration** command with **-insert\_terminal\_lockup**.

The **insert\_dft** command can reuse functionally-connected **ScanDataIn** ports or pins for scan chain routing. It does not recognize a pin as functionally connected if the following conditions are true:

- The pin is not connected to a net.
- The pin has been created by **insert\_dft**.
- The pin is a driver and does not have a load, or the pin is connected to a subdesign output port that **insert\_dft** created.
- The pin is a load and does not have a driver, or the pin is connected to a subdesign input port that **insert\_dft** created.

The **insert\_dft** command does not touch optional methodology signal pins that are functionally connected. It reconnects mandatory methodology signal pins that are functionally connected. A warning message appears in this case.

The **insert\_dft** command selects the scan-out driver for each cell by using the following criteria:

- It identifies the scan-out signal by looking at **signal\_type** attributes. If pins with both ScanDataIn and ScanDataIn with inverted attributes are present, it chooses the noninverted pin, unless the other has a routing position.
- It considers all of the equal and opposite output pins (such as Q and QN) on the final scan cell in the chain, and chooses the output pin with the most slack. If equal, it chooses the driver with greatest drive strength.

You can set the **test\_disable\_find\_best\_scan\_out** environment variable to **true** to disable this behavior.

To finish construction, <code>insert\_dft</code> locates the scan-out port for the chain. If a scan-out port has not been previously specified with the <code>set\_dft\_signal</code> command, <code>insert\_dft</code> creates a new one. If an existing scan-out port is found, <code>insert\_dft</code> analyzes it to avoid inserting redundant multiplexing logic. It first establishes whether there is already a signal path between the last scan-out pin and the scan-out port when scan enable, test hold, and bidirectional control conditions are asserted. If the scan out port is connected to a three-state driver or a pad, it uses the reverse of the method described earlier for input ports to jump back through three-state drivers, pads, buffers, or inverters to a hookup pin. If the this pin is already functionally connected, <code>insert\_dft</code> adds multiplexing logic and connects the selected output pin of the chain's last scan cell to the multiplexer input. If the scan-out net connects to some other existing port,

**insert\_dft** isolates the scan-out port connection by making the connection with a buffer. The reason for this port isolation is because some downstream tools cannot handle nets that fanout to multiple ports.

Finally, **insert\_dft** routes global signals (including any scan enable and test clock signals) and performs a default technology mapping for all new generic logic (including disabling logic and multiplexers). It introduces dedicated test clock signals for the **clocked\_scan**, **lssd**, and **scan\_enabled\_lssd** scan styles.

When **set\_dft\_configuration -scan disable -clock\_gating enable** has been previously specified, **insert\_dft** performs only clock-gating cell routing. In this case, the **create\_test\_protocol** command should be run after **insert\_dft** to update the CTL model with the correct ScanEnable or TestMode signal assertions.

Typically, at this point, the <code>insert\_dft</code> command has violated compile design rules and constraints. If the <code>set\_dft\_insertion\_configuration -synthesis\_optimization none</code> command has been previously issued, or if Design Compiler topographical mode is used, optimization is skipped and the initial mapping is retained. Otherwise, <code>insert\_dft</code> optimizes the design according to the <code>setting</code> of the <code>-map\_effort</code> option of the <code>set\_dft\_insertion\_configuration</code> command. For more information, see the <code>set\_dft\_insertion\_configuration</code> man page. Note that <code>insert\_dft</code> does not optimize the ScanEnable net to meet timing constraints.

In Design Compiler topographical mode, you should follow DFT insertion with an incremental topographical compile.

At this point, some cleanup is necessary. The <code>insert\_dft</code> command resolves connection class violations, replaces and merges logic constants, then uniquifies the design. This is because you might want to write out subdesigns that <code>insert\_dft</code> has modified as instances of new designs. In some cases, where test modifies instances of the same design differently, <code>insert\_dft</code> produces more than one new design. It uses a technique called selective uniquification to produce new designs only when necessary. This technique generates a canonical netlist ID that does not depend on net-names or cell-names. The canonical netlist ID works only on gate-type, net connections, and port-names.

In the case of a non-uniquified hierarchical design, forced uniquification is performed to record the changes to the design. This is because you might want to write out subdesigns that <code>insert\_dft</code> has modified as instances of new designs. In some cases, where test modifies instances of the same design differently, <code>insert\_dft</code> produces more than one new design. You might want <code>insert\_dft</code> to do this only when necessary.

The <code>insert\_dft</code> command only considers <code>dont\_touch</code> attributes for basic initial scan replacement of nonscan cells, such as those that would occur if a test-ready compile was not used. They are ignored for scan stitching, test signal routing, logic insertion, and identified shift register splitting (which scan-replaces the new head flip-flop). To control the scope of DFT insertion, use test-specific directives such as <code>set\_scan\_element false</code> or <code>set\_scan\_configuration -exclude\_elements</code>.

## **BSD Synthesis Description**

The **insert\_dft** command synthesizes ANSI/IEEE Std 1149.1/1149.6-compliantboundary-scan logic using DesignWare macro cells when you specify the **-bsd enable** option of the **set\_dft\_configuration** command.

Synthesis is done at the gate level. The newly-synthesized BSD logic is mapped to the target library. The BSR cells added during BSD insertion are not uniquified. You must run the **uniquify** command after BSD insertion if you need a uniquified design. The **insert\_dft** command can use a design with or without core logic, but pad cells must be present on the top-level design ports.

All JTAG test access ports (TAPs) must be specified. If you omit the JTRST signal using the **set\_bsd\_configuration -asynchronous\_reset false** command, you must specify the remaining four mandatory ports. otherwise, you must specify all five ports.

Depending on the instructions you selected to implement with the **set\_bsd\_instruction** command, by default the instruction register (IR) is synthesized with the minimum number of bits to accommodate the set of instructions. However, you can enforce one-hot encoding of the instruction register by using **set\_bsd\_configuration -instruction\_encoding one\_hot**. The **insert\_dft** command synthesizes BSR cells using DesignWare BC\_1 on all the design output ports except on bidirectional ports, where a BC\_7 is

synthesized. On all input ports and for all control points, BC\_2 BSR cells are synthesized. If you set system clocks, a BC\_4 is synthesized on these design ports. If you used some design ports other than the actual controlling ports to control the pads' controlling logic (for example, an extra controlling port to disable all three-state outputs together), logic is synthesized to allow the actual controlling signal to do the controlling during the boundary-scan testing. This removes the need for subsequently setting the extra controlling ports as compliance-enable ports.

It is not possible to synthesize boundary scan logic without pads. If the design does not have pads, the command terminates.

Error messages can result from missing TAP ports, missing pad cells or missing pad cell functionality in the library. A message is printed indicating an inability to proceed, and the command exits.

By default, synthesis of boundary scan logic is done in compliance with the IEEE1149.1-2001 standard. You can switch back to the IEEE1149.1-1993 standard by setting the **-std {ieee1149.1\_1993}** option of the **set\_bsd\_configuration** command. To implement the IEEE1149.6-2003 standard, specify the **-std {ieee1149.6\_2003}** option of the **set\_bsd\_configuration** command.

By default, synthesis of boundary scan logic is done using the new DesignWare tap, DW\_tap\_uc. To use the old DesignWare tap, DW\_tap, instead, set the **bsd\_use\_old\_tap** variable to true.

To use user-defined BSR/TAP designs in BSD synthesis, use the **define\_dft\_design** command to specify the user-defined designs.

For more details on the IEEE Std 1149.1/1149.6 rules, see the *IEEE Std Test Access Port and Boundary-Scan Architecture*.

# **EXAMPLES**

The following example shows the usage syntax for the **insert\_dft** command on the design **WC66** without fixing constraint violations and compile design rules:

```
prompt> current_design WC66
prompt> insert dft
```

The following command performs synthesis of boundary-scan logic in compliance with ANSI/IEEE Std 1149.1 on the current design, and illustrates the types of messages that are output:

```
prompt> current_design M1
prompt> set dft configuration -scan disable -bsd enable
prompt> set_dft_signal -type tdi -port my_tdi
prompt> set_dft_signal -type tck -port my_tck
prompt> set_dft_signal -type    tms -port my_tms
prompt> set_dft_signal -type    trst -port my_trst
prompt> set_dft_signal -type tdo -port my_tdo
prompt> create_clock -p 10 my_system_clock
prompt> insert_dft
 Loading design 'M1'
  Generating the TAP
  Generating the BSR cells
  Generating the control logic
  Writing implemented instructions information to the design
  Creating Hierarchy for Boundary Scan Logic ...
1
```

## **SEE ALSO**

```
create_test_protocol(2)
current_design(2)
dft_drc(2)
preview_dft(2)
```

```
set_dft_configuration(2)
set_dft_insertion_configuration(2)
set_dft_location(2)
set_scan_configuration(2)
```

7 of 7